The most important thing we build is trust

FEATURES

- >155.5 Mbps (77.7 MHz) switching rates
- ±340mV differential signaling
- 5 V power supply
- Cold Spare LVDS inputs
- TTL compatible outputs
- Ultra low power CMOS technology
- 8.0ns maximum propagation delay
- 3.0ns maximum differential skew
- Operational environment; total dose irradiation testing to MIL-STD-883 Method 1019
  - Total-dose: 300 krad(Si)
  - Latchup immune (LET > 100 MeV·cm²/mg)
- Packaging options:
  - 16-lead flatpack (dual in-line)
- Standard Microcircuit Drawing 5962-95834
  - QML Q and V compliant part
- Compatible with IEEE 1596.3SCI LVDS
- Compatible with ANSI/TIA/EIA 644-1996 LVDS Standard

INTRODUCTION

The UT54LVDSC032 Quad Receiver is a quad CMOS differential line receiver designed for applications requiring ultra low power dissipation and high data rates. The device is designed to support data rates in excess of 155.5 Mbps (77.7 MHz) utilizing Low Voltage Differential Signaling (LVDS) technology.

The UT54LVDSC032 accepts low voltage (340mV) differential input signals and translates them to 5V TTL output levels. The receiver supports a three-state function that may be used to multiplex outputs. The receiver also supports OPEN, shorted and terminated (100 Ω) input fail-safe. Receiver output will be HIGH for all fail-safe conditions.

The UT54LVDSC032 and companion quad line driver UT54LVDS031 provides new alternatives to high power pseudo-ECL devices for high speed point-to-point interface applications.

All LVDS pins have Cold Spare buffers. These buffers will be high impedance when VDD is tied to VSS.

Figure 1. UT54LVDSC032 Quad Receiver Block Diagram
The UT54LVDSC032 receiver’s intended use is primarily in an uncomplicated point-to-point configuration as is shown in Figure 3. This configuration provides a clean signaling environment for quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic impedance of the media is in the range of 100Ω. A termination resistor of 100Ω should be selected to match the media and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into voltages that are detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities, as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The UT54LVDSC032 differential line receiver is capable of detecting signals as low as 100mV, over a +1V common-mode range centered around +1.2V. This is related to the driver offset voltage which is typically +1.2V. The driven signal is centered around this voltage and may shift +1V around this center point. The ±1V shifting may be the result of a ground potential difference between the driver’s ground reference and the receiver’s ground reference, the common-mode effects of coupled noise or a combination of the two. Both receiver input pins should honor their specified operating input voltage range of 0V to +2.4V (measured from each pin to ground).

### TRUTH TABLE

<table>
<thead>
<tr>
<th>Enables</th>
<th>Input</th>
<th>Output</th>
</tr>
</thead>
<tbody>
<tr>
<td>EN</td>
<td>EN</td>
<td>R\textsubscript{IN}+ - R\textsubscript{IN}−</td>
</tr>
<tr>
<td>L</td>
<td>H</td>
<td>X</td>
</tr>
<tr>
<td>All other combinations of ENABLE inputs</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>V\textsubscript{ID} ≥ 0.1V</td>
<td>H</td>
</tr>
<tr>
<td></td>
<td>V\textsubscript{ID} ≤ -0.1V</td>
<td>L</td>
</tr>
<tr>
<td></td>
<td>Full Fail-safe OPEN/SHORT or Terminated</td>
<td>H</td>
</tr>
</tbody>
</table>

### PIN DESCRIPTION

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2, 6, 10, 14</td>
<td>R\textsubscript{IN}+</td>
<td>Non-inverting receiver input pin</td>
</tr>
<tr>
<td>1, 7, 9, 15</td>
<td>R\textsubscript{IN}−</td>
<td>Inverting receiver input pin</td>
</tr>
<tr>
<td>3, 5, 11, 13</td>
<td>R\textsubscript{OUT}</td>
<td>Receiver output pin</td>
</tr>
<tr>
<td>4</td>
<td>EN</td>
<td>Active high enable pin, OR-ed with EN</td>
</tr>
<tr>
<td>12</td>
<td>EN</td>
<td>Active low enable pin, OR-ed with EN</td>
</tr>
<tr>
<td>16</td>
<td>V\textsubscript{DD}</td>
<td>Power supply pin, +5V ± 10%</td>
</tr>
<tr>
<td>8</td>
<td>V\textsubscript{SS}</td>
<td>Ground pin</td>
</tr>
</tbody>
</table>
The UT54LVDSC32 receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to TTL logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver’s internal fail-safe circuitry is designed to source/sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating, terminated or shorted receiver inputs.

1. **Open Input Pins.** The UT54LVDSC032 is a quad receiver device, and if an application requires only 1, 2 or 3 receivers, the unused channel(s) inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down resistors to set the output to a HIGH state. This internal circuitry will guarantee a HIGH, stable output state for open inputs.

2. **Terminated Input.** If the driver is disconnected (cable unplugged), or if the driver is in a three-state or power-off condition, the receiver output will again be in a HIGH state, even with the end of cable 100Ω termination resistor across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any noise is seen as common-mode and not differential, a balanced interconnect should be used. Twisted pair cable offers better balance than flat ribbon cable.

3. **Shorted Inputs.** If a fault condition occurs that shorts the receiver inputs together, thus resulting in a 0V differential input voltage, the receiver output remains in a HIGH state. Shorted input fail-safe is not supported across the common-mode range of the device (VSS to 2.4V). It is only supported with inputs shorted and no external common-mode voltage applied.
OPERATIONAL ENVIRONMENT

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>LIMIT</th>
<th>UNITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>Total Ionizing Dose (TID)</td>
<td>1.0E6</td>
<td>rad(Si)</td>
</tr>
<tr>
<td>Single Event Latchup (SEL)</td>
<td>&gt;100</td>
<td>MeV-cm²/mg</td>
</tr>
<tr>
<td>Neutron Fluence¹</td>
<td>1.0E13</td>
<td>n/cm²</td>
</tr>
</tbody>
</table>

Notes:
1. Guaranteed but not tested.

ABSOLUTE MAXIMUM RATINGS¹
(Referenced to VSS)

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>LIMITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD⁴</td>
<td>DC supply voltage</td>
<td>-0.3V to 6.0V</td>
</tr>
<tr>
<td>VIO</td>
<td>Voltage on any pin during operation</td>
<td>-0.3V to (VDD + 0.3V)</td>
</tr>
<tr>
<td></td>
<td>Voltage on LVDS inputs during cold spare</td>
<td>-0.3V to 6.0V</td>
</tr>
<tr>
<td>TSTG</td>
<td>Storage temperature</td>
<td>-65 to +150°C</td>
</tr>
<tr>
<td>PD</td>
<td>Maximum power dissipation</td>
<td>1.25 W</td>
</tr>
<tr>
<td>TJ</td>
<td>Maximum junction temperature²</td>
<td>+150°C</td>
</tr>
<tr>
<td>ΘJC</td>
<td>Thermal resistance, junction-to-case³</td>
<td>10°C/W</td>
</tr>
<tr>
<td>Ii</td>
<td>DC input current</td>
<td>±10mA</td>
</tr>
</tbody>
</table>

Notes:
1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability and performance.
2. Maximum junction temperature may be increased to +175°C during burn-in and steady-static life.
3. Test per MIL-STD-883, Method 1012.
4. During cold spare, all pins except LVDS inputs should not exceed ±0.3V.

RECOMMENDED OPERATING CONDITIONS

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>LIMITS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>Positive supply voltage</td>
<td>4.5 to 5.5V</td>
</tr>
<tr>
<td>TC</td>
<td>Case temperature range</td>
<td>-55 to +125°C</td>
</tr>
<tr>
<td>VIN</td>
<td>DC input voltage, receiver inputs</td>
<td>2.4V</td>
</tr>
<tr>
<td></td>
<td>DC input voltage, logic inputs</td>
<td>0 to VDD for EN, EN</td>
</tr>
</tbody>
</table>
### DC Electrical Characteristics

*(V_{DD} = 5.0V \pm 10\% ; -55^\circ C < T_C < +125^\circ C); Unless otherwise noted, Tc is per the temperature range ordered.*

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>PARAMETER</th>
<th>CONDITION</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{IH}</td>
<td>High-level input voltage</td>
<td>(TTL)</td>
<td>2.0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_{IL}</td>
<td>Low-level input voltage</td>
<td>(TTL)</td>
<td>0.8</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_{OL}</td>
<td>Low-level output voltage</td>
<td>I_{OL} = 2mA, V_{DD} = 4.5V</td>
<td>0.3</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>V_{OH}</td>
<td>High-level output voltage</td>
<td>I_{OH} = -0.4mA, V_{DD} = 4.5V</td>
<td>4.0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>I_{IN}</td>
<td>Logic input leakage current</td>
<td>Inputs, V_{IN} = 0 and 2.4V, V_{CC} = 5.5V, Enables = EN/\overline{EN} = 0 and 5.5V, V_{CC} = 5.5V</td>
<td>-10</td>
<td>+10</td>
<td>\mu A</td>
</tr>
<tr>
<td>I_{CSIN}</td>
<td>Cold Spare Leakage LVDS Inputs</td>
<td>V_{IN}=5.5V, V_{DD}=V_{SS}</td>
<td>-10</td>
<td>+10</td>
<td>\mu A</td>
</tr>
<tr>
<td>V_{TH}</td>
<td>Differential Input High Threshold</td>
<td>V_{CM} = +1.2V</td>
<td>+100</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>V_{TL}</td>
<td>Differential Input Low Threshold</td>
<td>V_{CM} = +1.2V</td>
<td>-100</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>I_{I}</td>
<td>Receiver input Current</td>
<td>V_{IN} = 2.4V</td>
<td>-10</td>
<td>+10</td>
<td>\mu A</td>
</tr>
<tr>
<td>I_{OZ}</td>
<td>Output Three-State Current</td>
<td>Disabled, V_{OUT} = 0 V or V_{DD}</td>
<td>-10</td>
<td>+10</td>
<td>\mu A</td>
</tr>
<tr>
<td>V_{CL}</td>
<td>Input clamp voltage</td>
<td>I_{CL} = +/-18mA</td>
<td>-1.5</td>
<td>1.5</td>
<td>V</td>
</tr>
<tr>
<td>I_{OS}</td>
<td>Output Short Circuit Current</td>
<td>Enabled, V_{OUT} = 0 V</td>
<td>-15</td>
<td>-130</td>
<td>mA</td>
</tr>
<tr>
<td>I_{CC}</td>
<td>Loaded supply current receivers enabled</td>
<td>EN, \overline{EN} = V_{DD} or V_{SS}, Inputs Open</td>
<td>11</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>I_{CCZ}</td>
<td>Loaded supply current receivers disabled</td>
<td>EN = V_{SS}, \overline{EN} = V_{DD}, Inputs Open</td>
<td>11</td>
<td></td>
<td>mA</td>
</tr>
</tbody>
</table>

**Notes:**

* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25^\circ C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.
1. Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground.
2. Output short circuit current (I_{OS}) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not exceed maximum junction temperature specification.
3. Guaranteed by characterization.
4. Device tested at V_{CC} = 5.5V only.
**AC SWITCHING CHARACTERISTICS**\*1, 2, 3, 4

\( V_{DD} = +5.0\,V \pm 10\%, \, T_C = -55\, ^\circ C\) to +125\, ^\circ C); Unless otherwise noted, \( T_c \) is per the temperature range ordered

\( t_{PHLD} \) Differential Propagation Delay High to Low (figures 4 and 5) | \( 1.0 \) | \( 8.0 \) | ns
---|---|---|---
\( t_{PLHD} \) Differential Propagation Delay Low to High (figures 4 and 5) | \( 1.0 \) | \( 8.0 \) | ns
\( t_{SK} \) Differential Skew (\( t_{PHLD} - t_{PLHD} \)) (figures 4 and 5) | 0 | 3.0 | ns
\( t_{SK1} \) Channel-to-Channel Skew\(^1\) (figures 4 and 5) | 0 | 3.0 | ns
\( t_{SK2} \) Chip-to-Chip Skew\(^5\) (figures 4 and 5) | 7.0 | ns
\( t_{TH} \) Rise Time (figures 4 and 5) | 2.0 | ns
\( t_{TL} \) Fall Time (figures 4 and 5) | 2.0 | ns
\( t_{PHZ} \) Disable Time High to Z (figures 6 and 7) | 20 | ns
\( t_{PLZ} \) Disable Time Low to Z (figures 6 and 7) | 20 | ns
\( t_{PZH} \) Enable Time Z to High (figures 6 and 7) | 20 | ns
\( t_{PZL} \) Enable Time Z to Low (figures 6 and 7) | 20 | ns

**Notes:**

* For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25\(^\circ\)C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.

1. Channel-to-Channel Skew is defined as the difference between the propagation delay of the channel and the other channels in the same chip with an event on the inputs.

2. Generator waveform for all tests unless otherwise specified: \( f = 1 \, \text{MHz}, \, Z_0 = 50\,\Omega, \, t_r (0\% - 100\%) \leq 1\,\text{ns} \) for \( R_{EN} \) and \( t_f \) and \( t_f \leq 6\,\text{ns} \) for \( EN \) or \( EN \).

3. \( C_L \) includes probe and jig capacitance.

4. Guaranteed by characterization.

5. Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.
Figure 4. Receiver Propagation Delay and Transition Time Test Circuit or Equivalent Circuit

Figure 5. Receiver Propagation Delay and Transition Time Waveforms
Figure 6. Receiver Three-State Delay Test Circuit or Equivalent Circuit

Figure 7. Receiver Three-State Delay Waveform
Notes:
1. All exposed metalized areas are gold plated over electroplated nickel per MIL-PRF-38535.
2. The lid is electrically connected to VSS.
3. Lead finishes are in accordance to MIL-PRF-38535.
4. Package dimensions and symbols are similar to MIL-STD-1835 variation F-5A.
5. Lead position and coplanarity are not measured.
6. ID mark symbol is vendor option.
7. With solder, increase maximum by 0.003.

Figure 8. 16-pin Ceramic Flatpack
ORDERING INFORMATION

UT54LVDSC032 QUAD RECEIVER:

UT54LVDSC032- ** * * *

Lead Finish:
(A) = Hot solder dipped
(C) = Gold
(X) = Factory option (gold or solder)

Screening:
(C) = HiRel Temperature Range flow
(P) = Prototype flow

Package Type:
(U) = 16-lead Flatpack (dual-in-line)

Access Time:
Not applicable

Device Type:
UT54LVDSC032 LVDS Receiver

Notes:
1. Lead finish (A, C, or X) must be specified.
2. If an “X” is specified when ordering, then the part marking will match the lead finish and will be either “A” (solder) or “C” (gold).
UT54LVDSC032 QUAD RECEIVER: SMD

5962  95834   ** * * *

Lead Finish:
(A) = Hot solder dipped
(C) = Gold
(X) = Factory Option (gold or solder)

Case Outline:
(X) = 16 lead Flatpack (dual-in-line)

Class Designator:
(Q) = QML Class Q
(V) = QML Class V

Device Type
03 = LVDS Receiver

Drawing Number: 95834

Total Dose
(R) = 1E5 rad(Si)
(F) = 3E5 rad(Si)

Federal Stock Class Designator: No Options

Notes:
1. Lead finish (A, C, or X) must be specified.
2. If an “X” is specified when ordering, part marking will match the lead finish and will be either “A” (solder) or “C” (gold).
3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.